# **inter<sub>sil</sub>**

### DATASHEET

## **Radiation Hardened BiCMOS Dual SPDT Analog Switch**

### HS-303CEH

The HS-303CEH is an analog switch and a monolithic device that is fabricated using Intersil's dielectrically isolated Radiation Hardened Silicon Gate (RSG) process technology to insure latch-up free operation. It is pinout compatible and functionally equivalent to the HS-303RH. This switch offers low-resistance switching performance for analog voltages up to the supply rails. ON-resistance is low and stays reasonably constant over the full range of operating voltage and current. ON-resistance also stays reasonably constant when exposed to radiation. Break-before-make switching is controlled by 5V digital inputs. The HS-303CEH can operate with rails of ±15V.

### **Specifications**

The Detailed Electrical Specifications for the HS-303CEH is contained in SMD <u>5962-95813</u>.

### **Features**

- QML, per MIL-PRF-38535
- · No latch-up, dielectrically isolated device islands
- Pinout and functionally compatible with Intersil HS-303RH series analog switches
- · Analog signal range equal to the supply voltage range
- Low leakage ...... 150nA (max, post-rad)
- Low r<sub>ON</sub> . . . . . . . . . . . . . . . . . 60Ω (max, post-rad)
- Low standby supply current ...... ±150µA (max, post-rad)
- Radiation assurance
  - High dose rate (50 to 300rad(Si)/s) ..... 100krad(Si)
  - Low dose rate (0.01rad(Si)/s) ..... 50krad(Si)\*
- Single event effects
  - For LET = 60MeV-mg/cm<sup>2</sup> at 60° incident angle,
    <150pC charge transferred to the output of an off switch</li>

\* Product capability established by initial characterization. The EH version is acceptance tested on a wafer-by-wafer basis to 50krad(Si) at low dose rate.



FIGURE 1. LOGIC CIRCUIT

TABLE 1. TRUTH TABLE

| LOGIC | SW1 AND SW2 | SW3 AND SW4 |
|-------|-------------|-------------|
| 0     | OFF         | ON          |
| 1     | ON          | OFF         |



FIGURE 2. RECOMMENDED OPERATING AREA IN GREY

### **Pin Configuration**



### **Pin Descriptions**

| PIN NUMBER | PIN NAME | PIN DESCRIPTION                       |
|------------|----------|---------------------------------------|
| 1          | NC       | Not Electrically Connected            |
| 2          | S3       | Analog Switch: Source connection      |
| 3          | D3       | Analog Switch: Drain Connection       |
| 4          | D1       | Analog Switch: Drain Connection       |
| 5          | \$1      | Analog Switch: Source connection      |
| 6          | IN1      | Digital Control Input for SW1 and SW3 |
| 7          | GND      | Ground                                |
| 8          | V-       | Negative Power Supply                 |
| 9          | IN2      | Digital Control Input for SW2 and SW4 |
| 10         | S2       | Analog Switch: Source connection      |
| 11         | D2       | Analog Switch: Drain Connection       |
| 12         | D4       | Analog Switch: Drain Connection       |
| 13         | S4       | Analog Switch: Source connection      |
| 14         | V+       | Positive Power Supply                 |

### **Ordering Information**

| ORDERING SMD NUMBER<br>( <u>Note 2</u> ) | PART NUMBER<br>(Note 1) | TEMP. RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # |
|------------------------------------------|-------------------------|---------------------|-----------------------------|----------------|
| 5962R9581308VXC                          | HS9-303CEH-Q            | -55 to +125         | 14 Ld Flatpack              | K14.A          |
| 5962R9581308V9A                          | HS0-303CEH-Q            | -55 to +125         | Die                         | N/A            |
| HS9-303CEH/PROTO                         | HS9-303CEH/PROTO        | -55 to +125         | 14 Ld Flatpack              | K14.A          |
| HS0-303CEH/SAMPLE                        | HS0-303CEH/SAMPLE       | -55 to +125         | Die                         | N/A            |

NOTES:

1. These Intersil Pb-free Hermetic packaged products employ 100% Au plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.

2. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed in the "Ordering Information" table must be used when ordering.

#### **Absolute Maximum Ratings**

| Voltage Between V+ and V- Terminals           |
|-----------------------------------------------|
| ±V <sub>SUPPLY</sub> to Ground (V+, V-)±17.5V |
| Analog Input Voltage                          |
| (+V <sub>S</sub> )+V <sub>SUPPLY</sub> +1.5V  |
| (-V <sub>S</sub> )                            |
| Digital Input Voltage                         |
| (+V <sub>A</sub> ) +V <sub>SUPPLY</sub> +4V   |
| (-V <sub>A</sub> )V <sub>SUPPLY</sub> -4V     |
| Peak Current (S or D)                         |
| (Pulse at 1ms, 10% Duty Cycle Max) 40mA       |
| Continuous Current 10mA                       |
| ESD Rating                                    |
| Human Body Model 2kV                          |
| Machine Model 200V                            |
| Charged Device Model 1kV                      |

### **Thermal Information**

| Thermal Resistance (Typical)                   | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|------------------------------------------------|------------------------|------------------------|
| Flatpack Package ( <u>Notes 3</u> , <u>4</u> ) | 105                    | 17                     |
| Package Power Dissipation at 125°C             |                        |                        |
| Flatpack Package                               |                        | 0.48W/°C               |
| Lead Temperature (Soldering, 10s)              |                        | 300°C                  |
| Junction Temperature (T <sub>J</sub> )         |                        | +175°C                 |
| Storage Temperature Range                      | 6                      | 5°C to +150°C          |
| Pb-free Reflow Profile                         |                        | see <u>TB493</u>       |

#### **Recommended Operating Conditions**

| Operating Temperature Range                             | 55°C to +125°C               |
|---------------------------------------------------------|------------------------------|
| Operating Supply Voltage Range $(\pm V_{SUPPLY}) \dots$ | ±15V                         |
| Analog Input Voltage (V <sub>S</sub> )                  | ±V <sub>SUPPLY</sub>         |
| Logic Low Level (V <sub>AL</sub> )                      | 0V to 0.8V                   |
| Logic High Level (V <sub>AH</sub> )                     | 4.0V to +V <sub>SUPPLY</sub> |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 3.  $\theta_{JA}$  is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief <u>TB379</u> for details.
- 4. For  $\theta_{\text{JC}}$  the "case temp" location is the center of the package underside.

### Electrical Specifications V<sub>SUPPLY</sub> = ±15V unless otherwise specified. Boldface limits apply across the operating temperature range, -55°C to +125°C.

| SYMBOL              | PARAMETER                                                              | TEST CONDITIONS                                          | MIN<br>( <u>Note 7</u> ) | ТҮР  | MAX<br>( <u>Note 7</u> ) | UNITS |
|---------------------|------------------------------------------------------------------------|----------------------------------------------------------|--------------------------|------|--------------------------|-------|
| +rDS(ON)            | "Switch On" Resistance                                                 | V <sub>D</sub> = 10V, I <sub>S</sub> = -10mA             |                          | 35   | 75                       | Ω     |
| -rDS(ON)            | "Switch On" Resistance                                                 | V <sub>D</sub> = -10V, I <sub>S</sub> = 10mA             |                          | 35   | 75                       | Ω     |
| +IS(OFF)            | Leakage Current into Source of an "OFF" Switch                         | $V_{S} = +14V, V_{D} = -14V$                             | -150                     | 0.05 | 150                      | nA    |
|                     |                                                                        | V <sub>S</sub> = +15V, V <sub>D</sub> = -15V             | -20                      |      | 20                       | μA    |
| -IS(OFF)            | Leakage Current into Source of an "OFF" Switch                         | $V_{S} = -14V, V_{D} = +14V$                             | -150                     | 0.5  | 150                      | nA    |
|                     |                                                                        | V <sub>S</sub> = -15V, V <sub>D</sub> = +15V             | -20                      |      | 20                       | μA    |
| +ID(OFF)            | Leakage Current into Drain of an "OFF" Switch                          | $V_{S} = +14V, V_{D} = -14V$                             | -150                     | 0.05 | 150                      | nA    |
|                     |                                                                        | V <sub>S</sub> = +15V, V <sub>D</sub> = -15V             | -20                      |      | 20                       | μA    |
| -ID(OFF)            | Leakage Current into Drain of an "OFF" Switch                          | $V_{S} = -14V, V_{D} = +14V$                             | -150                     | 0.5  | 150                      | nA    |
|                     |                                                                        | V <sub>S</sub> = -15V, V <sub>D</sub> = +15V             | -20                      |      | 20                       | μA    |
| +I <sub>D(ON)</sub> | Leakage Current from an "ON" Driver into the Switch (Drain and Source) | V <sub>S</sub> = +14V, V <sub>D</sub> = +14V             | -100                     | -0.1 | 100                      | nA    |
| -I <sub>D(ON)</sub> | Leakage Current from an "ON" Driver into the Switch (Drain and Source) | V <sub>S</sub> = -14V, V <sub>D</sub> = -14V             | -100                     | 0.01 | 100                      | nA    |
| I <sub>AL</sub>     | Low Level Input Address Current                                        | All Channels $V_A = 0.8V$                                | -1000                    | 0.03 | 1000                     | nA    |
| I <sub>AH</sub>     | High Level Input Address Current                                       | All Channels $V_A = 4.0V$                                | -1000                    | 0.03 | 1000                     | nA    |
| I+                  | Positive Supply Current                                                | All Channels $V_A = 0.8V$                                |                          | 45   | 150                      | μA    |
|                     |                                                                        | $V_{A1} = 0V, V_{A2} = 4V$<br>$V_{A1} = 4V, V_{A2} = 0V$ |                          | 0.15 | 0.6                      | mA    |
| I-                  | Negative Supply Current                                                | All Channels V <sub>A</sub> = 0.8V                       |                          | -0.1 | -100                     | μA    |
|                     |                                                                        | $V_{A1} = 0V, V_{A2} = 4V$<br>$V_{A1} = 4V, V_{A2} = 0V$ |                          | -0.1 | -100                     | μA    |
| CIS(OFF)            | Switch Input Capacitance                                               | From Source to GND ( <u>Notes 5, 6</u> )                 |                          |      | 28                       | pF    |
| CC1                 | Driver Input Capacitance                                               | V <sub>A</sub> = OV ( <u>Notes 5</u> , <u>6</u> )        |                          |      | 10                       | pF    |
| CC2                 | Driver Input Capacitance                                               | V <sub>A</sub> = 15V ( <u>Notes 5, 6</u> )               |                          |      | 10                       | рF    |

Electrical Specifications V<sub>SUPPLY</sub> = ±15V unless otherwise specified. Boldface limits apply across the operating temperature range, -55°C to +125°C. (Continued)

| SYMBOL           | PARAMETER                    | TEST CONDITIONS                                           | MIN<br>( <u>Note 7</u> ) | ТҮР | MAX<br>( <u>Note 7</u> ) | UNITS |
|------------------|------------------------------|-----------------------------------------------------------|--------------------------|-----|--------------------------|-------|
| COS              | Switch Output                | Measured Drain to GND ( <u>Notes 5</u> , <u>6</u> )       |                          |     | 28                       | pF    |
| V <sub>ISO</sub> | Off Isolation                | $V_{GEN} = 1V_{p-p}, f = 1MHz (Notes 5, 6)$               | 40                       |     |                          | dB    |
| V <sub>CR</sub>  | Cross Talk                   | $V_{GEN} = 1V_{p-p}, f = 1MHz (Notes 5, 6)$               | 40                       |     |                          | dB    |
| V <sub>CTE</sub> | Charge Transfer Error        | $V_{S} = GND, C_{L} = 0.01 \mu F (Notes 5, 6)$            |                          |     | 15                       | mV    |
| tOPEN            | Break-before-make Time Delay | $R_{L} = 300\Omega, V_{S} = 3V, V_{AH} = 5V, V_{AL} = 0V$ | 10                       | 50  | 300                      | ns    |
| t <sub>ON</sub>  | Switch Turn "ON" Time        | $R_L = 300\Omega, V_S = 3V, V_{AH} = 4V, V_{AL} = 0V$     |                          | 250 | 500                      | ns    |
| tOFF             | Switch Turn "OFF" Time       | $R_L = 300\Omega, V_S = 3V, V_{AH} = 4V, V_{AL} = 0V$     |                          | 200 | 450                      | ns    |

NOTES:

5. Limits established by characterization and are not production tested.

6. VAL = 0V and VAH = 4V.

7. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

**Post Radiation Characteristics**  $V_{SUPPLY} = \pm 15V$  unless otherwise specified. This data is typical test data post radiation exposure at a rate of 50 to 300rad(Si)/s. This data is intended to show typical parameter shifts due to total ionizing dose (high dose radiation)  $T_A = +25$  °C.

| SYMBOL               | PARAMETER                                                              | TEST CONDITIONS                                           | 0k     | 100k   | UNITS |
|----------------------|------------------------------------------------------------------------|-----------------------------------------------------------|--------|--------|-------|
| +rDS(ON)             | "Switch On" Resistance                                                 | V <sub>D</sub> = 10V, I <sub>S</sub> = -10mA              | 34     | 35     | Ω     |
| -rDS(ON)             | "Switch On" Resistance                                                 | V <sub>D</sub> = -10V, I <sub>S</sub> = 10mA              | 28     | 29     | Ω     |
| +IS(OFF)             | Leakage Current into Source of an "OFF" Switch                         | V <sub>S</sub> = +14V, V <sub>D</sub> = -14V              | -0.20  | -0.31  | nA    |
|                      |                                                                        | V <sub>S</sub> = +15V, V <sub>D</sub> = -15V              | -0.003 | -0.47  | μA    |
| -IS(OFF)             | Leakage Current into Source of an "OFF" Switch                         | V <sub>S</sub> = -14V, V <sub>D</sub> = +14V              | 0.30   | 0.84   | nA    |
|                      |                                                                        | V <sub>S</sub> = -15V, V <sub>D</sub> = +15V              | 0.001  | 0.02   | μA    |
| +I <sub>D(OFF)</sub> | Leakage Current into Drain of an "OFF" Switch                          | V <sub>S</sub> = +14V, V <sub>D</sub> = -14V              | -1.20  | -0.90  | nA    |
|                      |                                                                        | V <sub>S</sub> = +15V, V <sub>D</sub> = -15V              | -0.001 | -0.001 | μA    |
| -ID(OFF)             | Leakage Current into Drain of an "OFF" Switch                          | $V_{S} = -14V, V_{D} = +14V$                              | 0.31   | 0.90   | nA    |
|                      |                                                                        | V <sub>S</sub> = -15V, V <sub>D</sub> = +15V              | 0.0003 | 0.001  | μA    |
| +I <sub>D(ON)</sub>  | Leakage Current from an "ON" Driver into the Switch (Drain and Source) | V <sub>S</sub> = +14V, V <sub>D</sub> = +14V              | -0.2   | -0.55  | nA    |
| <sup>-I</sup> D(ON)  | Leakage Current from an "ON" Driver into the Switch (Drain and Source) | $V_{S} = -14V, V_{D} = -14V$                              | 0.15   | 0.28   | nA    |
| I <sub>AL</sub>      | Low Level Input Address Current                                        | All Channels V <sub>A</sub> = 0.8V                        | 0.35   | 0.25   | nA    |
| I <sub>AH</sub>      | High Level Input Address Current                                       | All Channels V <sub>A</sub> = 4.0V                        | 1.98   | 1.47   | nA    |
| I+                   | Positive Supply Current                                                | All Channels V <sub>A</sub> = 0.8V                        | 55     | 53     | μA    |
|                      |                                                                        | $V_{A1} = 0V, V_{A2} = 4V$<br>$V_{A1} = 4V, V_{A2} = 0V$  | 167.2  | 113.7  | μA    |
| I-                   | Negative Supply Current                                                | All Channels V <sub>A</sub> = 0.8V                        | -0.01  | -0.01  | μA    |
|                      |                                                                        | $V_{A1} = 0V, V_{A2} = 4V$<br>$V_{A1} = 4V, V_{A2} = 0V$  | -0.01  | -0.02  | μA    |
| tOPEN                | Break-before-make Time Delay                                           | $R_L = 300\Omega, V_S = 3V, V_{AH} = 5V, V_{AL} = 0V$     | 42     | 47     | ns    |
| ton                  | Switch Turn "ON" Time                                                  | $R_L = 300\Omega, V_S = 3V, V_{AH} = 4V, V_{AL} = 0V$     | 224    | 213    | ns    |
| tOFF                 | Switch Turn "OFF" Time                                                 | $R_{L} = 300\Omega, V_{S} = 3V, V_{AH} = 4V, V_{AL} = 0V$ | 192    | 173    | ns    |

| SYMBOL               | PARAMETER                                                              | TEST CONDITIONS                                           | 0k     | 25k    | 50k    | 75k    | 100k   | UNITS |
|----------------------|------------------------------------------------------------------------|-----------------------------------------------------------|--------|--------|--------|--------|--------|-------|
| +rDS(ON)             | "Switch On" Resistance                                                 | V <sub>D</sub> = 10V, I <sub>S</sub> = -10mA              | 33.57  | 34.39  | 34.37  | 34.75  | 34.65  | Ω     |
| -rDS(ON)             | "Switch On" Resistance                                                 | V <sub>D</sub> = -10V, I <sub>S</sub> = 10mA              | 27.56  | 28.37  | 28.48  | 28.92  | 28.77  | Ω     |
| +IS(OFF)             | Leakage Current into Source of an                                      | V <sub>S</sub> = +14V, V <sub>D</sub> = -14V              | -0.30  | -0.26  | -0.36  | -0.55  | -0.47  | nA    |
|                      | "OFF" Switch                                                           | V <sub>S</sub> = +15V, V <sub>D</sub> = -15V              | -0.006 | -0.002 | -0.002 | -0.003 | -0.002 | μA    |
| -IS(OFF)             | Leakage Current into Source of an                                      | $V_{S} = -14V, V_{D} = +14V$                              | 0.32   | 0.45   | 0.75   | 1.05   | 0.94   | nA    |
|                      | "OFF" Switch                                                           | $V_{S} = -15V, V_{D} = +15V$                              | 0.004  | 0.003  | 0.003  | 0.003  | 0.002  | μA    |
| +ID(OFF)             | Leakage Current into Drain of an "OFF"                                 | $V_{S} = +14V, V_{D} = -14V$                              | -0.36  | -0.22  | -0.25  | -0.46  | -0.40  | nA    |
|                      | Switch                                                                 | V <sub>S</sub> = +15V, V <sub>D</sub> = -15V              | -0.001 | -0.001 | -0.001 | -0.001 | -0.002 | μA    |
| -I <sub>D(OFF)</sub> | Leakage Current into Drain of an "OFF"                                 | $V_{S} = -14V, V_{D} = +14V$                              | 0.34   | 0.43   | 0.69   | 1.02   | 0.92   | nA    |
|                      | Switch                                                                 | $V_{S} = -15V, V_{D} = +15V$                              | 0.0004 | 0.0008 | 0.0011 | 0.0014 | 0.0018 | μA    |
| +I <sub>D(ON)</sub>  | Leakage Current from an "ON" Driver into the Switch (Drain and Source) | V <sub>S</sub> = +14V, V <sub>D</sub> = +14V              | -0.25  | -0.26  | -0.36  | -0.55  | -0.65  | nA    |
| -I <sub>D(ON)</sub>  | Leakage Current from an "ON" Driver into the Switch (Drain and Source) | V <sub>S</sub> = -14V, V <sub>D</sub> = -14V              | 0.17   | 0.15   | 0.26   | 0.45   | 0.40   | nA    |
| I <sub>AL</sub>      | Low Level Input Address Current                                        | All Channels V <sub>A</sub> = 0.8V                        | 0.19   | 0.30   | 0.23   | 0.71   | 0.48   | nA    |
| I <sub>AH</sub>      | High Level Input Address Current                                       | All Channels V <sub>A</sub> = 4.0V                        | 1.72   | 0.87   | 0.83   | 0.28   | 1.31   | nA    |
| I+                   | Positive Supply Current                                                | All Channels V <sub>A</sub> = 0.8V                        | 54     | 51     | 50     | 49     | 50     | μA    |
|                      |                                                                        | $V_{A1} = 0V, V_{A2} = 4V$<br>$V_{A1} = 4V, V_{A2} = 0V$  | 185    | 146    | 129    | 116    | 106    | μA    |
| I-                   | Negative Supply Current                                                | All Channels V <sub>A</sub> = 0.8V                        | -0.011 | -0.015 | -0.011 | -0.019 | -0.022 | μA    |
|                      |                                                                        | $V_{A1} = 0V, V_{A2} = 4V$<br>$V_{A1} = 4V, V_{A2} = 0V$  | -0.013 | -0.016 | -0.017 | -0.019 | -0.014 | μA    |
| tOPEN                | Break-before-make Time Delay                                           | $R_L = 300\Omega, V_S = 3V, V_{AH} = 5V, V_{AL} = 0V$     | 42.58  | 50.84  | 55.63  | 56.74  | 58.06  | ns    |
| t <sub>ON</sub>      | Switch Turn "ON" Time                                                  | $R_L = 300\Omega, V_S = 3V, V_{AH} = 4V, V_{AL} = 0V$     | 221.03 | 229.24 | 240.85 | 249.79 | 256.37 | ns    |
| tOFF                 | Switch Turn "OFF" Time                                                 | $R_{L} = 300\Omega, V_{S} = 3V, V_{AH} = 4V, V_{AL} = 0V$ | 188.62 | 184.65 | 182.27 | 184.06 | 182.45 | ns    |

**Post Radiation Characteristics**  $V_{SUPPLY} = \pm 15V$  unless otherwise specified. This data is typical test data post radiation exposure at a rate of <10mrad(Si)/s. This data is intended to show typical parameter shifts due to total ionizing dose (low dose radiation).  $T_A = +25$  °C.





FIGURE 4. SWITCHING TEST CIRCUIT WAVEFORM



FIGURE 6. BREAK-BEFORE-MAKE TEST CIRCUIT WAVEFORMS

FIGURE 3. SWITCHING TEST CIRCUIT



FIGURE 5. BREAK-BEFORE-MAKE TEST CIRCUIT

### HS-303CEH

### **Die Characteristics**

#### **DIE DIMENSIONS:**

 $\begin{array}{l} 2815 \mu m \; x \; 5325 \mu m \; (106 \; mils x 205 \; mils) \\ Thickness: \; 483 \mu m \; \pm 25.4 \mu m \; (19 \; mils \; \pm 1 \; mil) \end{array}$ 

#### **INTERFACE MATERIALS:**

#### **Glassivation:**

Type: PSG (Phosphorous Silicon Glass) Thickness: 8.0kÅ ±1.0kÅ

#### **Top Metallization:**

Type: AlSiCu Thickness: 16.0kÅ ±2kÅ

#### Substrate:

Radiation Hardened Silicon Gate, Dielectric Isolation

### **Metallization Mask Layout**

#### **Backside Finish:**

Silicon

#### **ASSEMBLY RELATED INFORMATION:**

#### **Substrate Potential:**

Unbiased (DI)

#### **ADDITIONAL INFORMATION:**

#### Worst Case Current Density:

 $<2.0 \text{ x } 10^5 \text{ A/cm}^2$ 

#### **Transistor Count:**

348

#### **Package Lid Potential:**

Floating

#### HS-303CEH

V+



### **Layout Characteristics**

Step and Repeat: 2815µm x 5325µm

#### TABLE 2. LAYOUT X-Y COORDINATES PAD NAME X (µm) Υ (μ**m**) DX (µm) DY (µm) 0 4672.5 109 109 **S**3 D3 -4.5 3861 109 109 D1 -4.5 1314 109 109 617.5 109 109 **S1** 0 IN1 0 0 109 109 GND 878 0 109 109 1246 V-0 109 109 2124 0 109 IN2 109 **S**2 2124 617.5 109 109 2128.5 1314 109 109 D2 2128.5 D4 3861 109 109 S4 2124 4672 109 109 V+ 1062 4675 109 109

NOTE: "Origin" as labeled in the Metallization Mask layout is the centroid of the pad labeled "IN1".

### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE              | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 4, 2015     | FN8399.3 | On page 7, changed the transistor count from "216" to "348".<br>In Table 2 on page 8, updated 2 pad names to match the "Metallization Mask Layout":<br>- Changed from "VEE" to "V-" and from "VCC" to "V+".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| December 19, 2013 | FN8399.2 | Added ESD ratings to Abs Max Table on page 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| April 5, 2013     | FN8399.1 | Title on page 1 changed CMOS to BiCMOS<br>Continuous Current in "Absolute Maximum Ratings" on page 3 changed from 30mA to 10mA<br>"Post Radiation Characteristics" on page 4 changed unit in positive supply current from mA to µA.<br>Updated throughout 300krad to 100krad.<br>Updated Ordering Information on page 2<br>Updated Electrical Spec Table MIN and MAX values for Leakage Current in Source and Drain for ±15V from<br>±5 to ±20<br>Updated in Post Radiation Characteristics Typical values on page 4 for Positive Supply Current for VA1, VA2<br>from 107.1 to 113.7 and Negative Supply Current for VA1, VA2 from -0.01 to -0.02<br>Added 100k column to Post Radiation Characteristics table on page 5<br>Removed negative symbol under 75k column IAL, IAH from 0.71, 0.28 and added negative symbol in I- to<br>0.019 in VA1, VA2<br>Removed the words exposed pad from Tjc note.<br>Updated numbers in Table 2 in X(µm) column.<br>Added Note to Table 2. |
| December 21, 2012 | FN8399.0 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

### **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product

information page found at www.intersil.com.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at <u>www.intersil.com/support</u>

For additional products, see <u>www.intersil.com/product\_tree</u>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <u>www.intersil.com/design/quality</u>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

### Ceramic Metal Seal Flatpack Packages (Flatpack)



| K14.A MIL-STD-1835 CDFP3-F14 (F-2A, CONFIGURATION B) |
|------------------------------------------------------|
| 14 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE          |

|            | INCHES    |        | MILLIMETERS |      |       |
|------------|-----------|--------|-------------|------|-------|
| SYMBOL     | MIN       | MAX    | MIN         | MAX  | NOTES |
| А          | 0.045     | 0.115  | 1.14        | 2.92 | -     |
| b          | 0.015     | 0.022  | 0.38        | 0.56 | -     |
| b1         | 0.015     | 0.019  | 0.38        | 0.48 | -     |
| с          | 0.004     | 0.009  | 0.10        | 0.23 | -     |
| c1         | 0.004     | 0.006  | 0.10        | 0.15 | -     |
| D          | -         | 0.390  | -           | 9.91 | 3     |
| E          | 0.235     | 0.260  | 5.97        | 6.60 | -     |
| E1         | -         | 0.290  | -           | 7.11 | 3     |
| E2         | 0.125     | -      | 3.18        | -    | -     |
| E3         | 0.030     | -      | 0.76        | -    | 7     |
| е          | 0.050 BSC |        | 1.27 BSC    |      | -     |
| k          | 0.008     | 0.015  | 0.20        | 0.38 | 2     |
| L          | 0.270     | 0.370  | 6.86        | 9.40 | -     |
| Q          | 0.026     | 0.045  | 0.66        | 1.14 | 8     |
| S1         | 0.005     | -      | 0.13        | -    | 6     |
| М          | -         | 0.0015 | -           | 0.04 | -     |
| Ν          | 14        |        | 14          |      | -     |
| Pov. 0.5/1 |           |        |             |      |       |

NOTES:

- Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab (dimension k) may be used to identify pin one.
- 2. If a pin one identification mark is used in addition to a tab, the limits of dimension k do not apply.
- 3. This dimension allows for off-center lid, meniscus, and glass overrun.
- 4. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
- 5. N is the maximum number of terminal positions.
- 6. Measure dimension S1 at all four corners.
- 7. For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.
- 8. Dimension Q shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension Q minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied.
- 9. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 10. Controlling dimension: INCH.

Rev. 0 5/18/94